The majority of PHY drivers are PHY providers (obviously). Some are chained PHY provider+consumer (phy-qcom-m31-eusb2.c, phy-exynos5-usbdrd.c). Others include because they call consumer functions such as phy_pm_runtime_get() - phy-mapphone-mdm6600.c. See commit 2ad2af081622 ("phy: mapphone-mdm6600: Improve phy related runtime PM calls") for the story behind that. My understanding is it's a pragmatic shortcut, but it doesn't bother much. Signed-off-by: Vladimir Oltean Reviewed-by: Dmitry Baryshkov #phy/qualcomm Acked-by: Shawn Lin --- v1->v2: split in two parts to pass through linux-phy mailing list moderation. The split is at letter 'q' (Qualcomm) --- drivers/phy/qualcomm/phy-ath79-usb.c | 3 ++- drivers/phy/qualcomm/phy-qcom-apq8064-sata.c | 3 ++- drivers/phy/qualcomm/phy-qcom-edp.c | 3 ++- drivers/phy/qualcomm/phy-qcom-eusb2-repeater.c | 3 ++- drivers/phy/qualcomm/phy-qcom-ipq4019-usb.c | 3 ++- drivers/phy/qualcomm/phy-qcom-ipq806x-sata.c | 3 ++- drivers/phy/qualcomm/phy-qcom-ipq806x-usb.c | 3 ++- drivers/phy/qualcomm/phy-qcom-m31-eusb2.c | 2 ++ drivers/phy/qualcomm/phy-qcom-m31.c | 3 ++- drivers/phy/qualcomm/phy-qcom-pcie2.c | 3 ++- drivers/phy/qualcomm/phy-qcom-qmp-combo.c | 3 ++- drivers/phy/qualcomm/phy-qcom-qmp-pcie-msm8996.c | 3 ++- drivers/phy/qualcomm/phy-qcom-qmp-pcie.c | 3 ++- drivers/phy/qualcomm/phy-qcom-qmp-ufs.c | 3 ++- drivers/phy/qualcomm/phy-qcom-qmp-usb-legacy.c | 3 ++- drivers/phy/qualcomm/phy-qcom-qmp-usb.c | 3 ++- drivers/phy/qualcomm/phy-qcom-qmp-usbc.c | 3 ++- drivers/phy/qualcomm/phy-qcom-qusb2.c | 4 ++-- drivers/phy/qualcomm/phy-qcom-sgmii-eth.c | 3 ++- drivers/phy/qualcomm/phy-qcom-snps-femto-v2.c | 3 ++- drivers/phy/qualcomm/phy-qcom-uniphy-pcie-28lp.c | 3 ++- drivers/phy/qualcomm/phy-qcom-usb-hs-28nm.c | 3 ++- drivers/phy/qualcomm/phy-qcom-usb-hs.c | 3 ++- drivers/phy/qualcomm/phy-qcom-usb-hsic.c | 3 ++- drivers/phy/qualcomm/phy-qcom-usb-ss.c | 3 ++- drivers/phy/ralink/phy-mt7621-pci.c | 3 ++- drivers/phy/ralink/phy-ralink-usb.c | 3 ++- drivers/phy/realtek/phy-rtk-usb2.c | 3 ++- drivers/phy/realtek/phy-rtk-usb3.c | 3 ++- drivers/phy/renesas/phy-rcar-gen2.c | 3 ++- drivers/phy/renesas/phy-rcar-gen3-pcie.c | 3 ++- drivers/phy/renesas/phy-rcar-gen3-usb2.c | 3 ++- drivers/phy/renesas/phy-rcar-gen3-usb3.c | 3 ++- drivers/phy/renesas/phy-rzg3e-usb3.c | 3 ++- drivers/phy/renesas/r8a779f0-ether-serdes.c | 3 ++- drivers/phy/rockchip/phy-rockchip-dp.c | 3 ++- drivers/phy/rockchip/phy-rockchip-dphy-rx0.c | 3 ++- drivers/phy/rockchip/phy-rockchip-emmc.c | 3 ++- drivers/phy/rockchip/phy-rockchip-inno-csidphy.c | 3 ++- drivers/phy/rockchip/phy-rockchip-inno-dsidphy.c | 4 ++-- drivers/phy/rockchip/phy-rockchip-inno-hdmi.c | 2 ++ drivers/phy/rockchip/phy-rockchip-inno-usb2.c | 3 ++- drivers/phy/rockchip/phy-rockchip-naneng-combphy.c | 3 ++- drivers/phy/rockchip/phy-rockchip-pcie.c | 2 +- drivers/phy/rockchip/phy-rockchip-samsung-dcphy.c | 3 ++- drivers/phy/rockchip/phy-rockchip-samsung-hdptx.c | 2 ++ drivers/phy/rockchip/phy-rockchip-snps-pcie3.c | 3 ++- drivers/phy/rockchip/phy-rockchip-typec.c | 4 ++-- drivers/phy/rockchip/phy-rockchip-usb.c | 3 ++- drivers/phy/rockchip/phy-rockchip-usbdp.c | 2 ++ drivers/phy/samsung/phy-exynos-dp-video.c | 3 ++- drivers/phy/samsung/phy-exynos-mipi-video.c | 3 ++- drivers/phy/samsung/phy-exynos-pcie.c | 3 ++- drivers/phy/samsung/phy-exynos4210-usb2.c | 3 ++- drivers/phy/samsung/phy-exynos4x12-usb2.c | 3 ++- drivers/phy/samsung/phy-exynos5-usbdrd.c | 2 ++ drivers/phy/samsung/phy-exynos5250-sata.c | 3 ++- drivers/phy/samsung/phy-exynos5250-usb2.c | 3 ++- drivers/phy/samsung/phy-s5pv210-usb2.c | 3 ++- drivers/phy/samsung/phy-samsung-ufs.c | 2 +- drivers/phy/samsung/phy-samsung-ufs.h | 3 ++- drivers/phy/samsung/phy-samsung-usb2.c | 2 ++ drivers/phy/samsung/phy-samsung-usb2.h | 3 ++- drivers/phy/socionext/phy-uniphier-ahci.c | 3 ++- drivers/phy/socionext/phy-uniphier-pcie.c | 3 ++- drivers/phy/socionext/phy-uniphier-usb2.c | 3 ++- drivers/phy/socionext/phy-uniphier-usb3hs.c | 3 ++- drivers/phy/socionext/phy-uniphier-usb3ss.c | 3 ++- drivers/phy/sophgo/phy-cv1800-usb2.c | 3 ++- drivers/phy/spacemit/phy-k1-pcie.c | 4 ++-- drivers/phy/spacemit/phy-k1-usb2.c | 3 ++- drivers/phy/st/phy-miphy28lp.c | 4 ++-- drivers/phy/st/phy-spear1310-miphy.c | 3 ++- drivers/phy/st/phy-spear1340-miphy.c | 3 ++- drivers/phy/st/phy-stih407-usb.c | 3 ++- drivers/phy/st/phy-stm32-combophy.c | 3 ++- drivers/phy/st/phy-stm32-usbphyc.c | 2 ++ drivers/phy/starfive/phy-jh7110-dphy-rx.c | 3 ++- drivers/phy/starfive/phy-jh7110-dphy-tx.c | 3 ++- drivers/phy/starfive/phy-jh7110-pcie.c | 3 ++- drivers/phy/starfive/phy-jh7110-usb.c | 3 ++- drivers/phy/sunplus/phy-sunplus-usb2.c | 3 ++- drivers/phy/tegra/phy-tegra194-p2u.c | 3 ++- drivers/phy/tegra/xusb-tegra124.c | 2 +- drivers/phy/tegra/xusb-tegra186.c | 2 +- drivers/phy/tegra/xusb-tegra210.c | 2 +- drivers/phy/tegra/xusb.c | 2 +- drivers/phy/ti/phy-am654-serdes.c | 3 ++- drivers/phy/ti/phy-da8xx-usb.c | 3 ++- drivers/phy/ti/phy-dm816x-usb.c | 3 ++- drivers/phy/ti/phy-gmii-sel.c | 3 ++- drivers/phy/ti/phy-omap-usb2.c | 3 ++- drivers/phy/ti/phy-ti-pipe3.c | 3 ++- drivers/phy/ti/phy-twl4030-usb.c | 3 ++- drivers/phy/xilinx/phy-zynqmp.c | 4 ++-- include/linux/phy/phy-sun4i-usb.h | 2 +- include/linux/phy/ulpi_phy.h | 2 +- 97 files changed, 186 insertions(+), 96 deletions(-) diff --git a/drivers/phy/qualcomm/phy-ath79-usb.c b/drivers/phy/qualcomm/phy-ath79-usb.c index f8d0199c6e78..2f07241be600 100644 --- a/drivers/phy/qualcomm/phy-ath79-usb.c +++ b/drivers/phy/qualcomm/phy-ath79-usb.c @@ -8,9 +8,10 @@ #include #include #include -#include #include +#include "../phy-provider.h" + struct ath79_usb_phy { struct reset_control *reset; /* The suspend override logic is inverted, hence the no prefix diff --git a/drivers/phy/qualcomm/phy-qcom-apq8064-sata.c b/drivers/phy/qualcomm/phy-qcom-apq8064-sata.c index cae290a6e19f..dd73ecbb6c1e 100644 --- a/drivers/phy/qualcomm/phy-qcom-apq8064-sata.c +++ b/drivers/phy/qualcomm/phy-qcom-apq8064-sata.c @@ -13,7 +13,8 @@ #include #include #include -#include + +#include "../phy-provider.h" /* PHY registers */ #define UNIPHY_PLL_REFCLK_CFG 0x000 diff --git a/drivers/phy/qualcomm/phy-qcom-edp.c b/drivers/phy/qualcomm/phy-qcom-edp.c index 7372de05a0b8..faddba0f20c7 100644 --- a/drivers/phy/qualcomm/phy-qcom-edp.c +++ b/drivers/phy/qualcomm/phy-qcom-edp.c @@ -13,7 +13,6 @@ #include #include #include -#include #include #include #include @@ -22,6 +21,8 @@ #include +#include "../phy-provider.h" + #include "phy-qcom-qmp-dp-phy.h" #include "phy-qcom-qmp-qserdes-com-v4.h" #include "phy-qcom-qmp-qserdes-com-v6.h" diff --git a/drivers/phy/qualcomm/phy-qcom-eusb2-repeater.c b/drivers/phy/qualcomm/phy-qcom-eusb2-repeater.c index efeec4709a15..5783bdabc287 100644 --- a/drivers/phy/qualcomm/phy-qcom-eusb2-repeater.c +++ b/drivers/phy/qualcomm/phy-qcom-eusb2-repeater.c @@ -8,7 +8,8 @@ #include #include #include -#include + +#include "../phy-provider.h" /* eUSB2 status registers */ #define EUSB2_RPTR_STATUS 0x08 diff --git a/drivers/phy/qualcomm/phy-qcom-ipq4019-usb.c b/drivers/phy/qualcomm/phy-qcom-ipq4019-usb.c index da6f290af722..f1c1c2969e37 100644 --- a/drivers/phy/qualcomm/phy-qcom-ipq4019-usb.c +++ b/drivers/phy/qualcomm/phy-qcom-ipq4019-usb.c @@ -14,10 +14,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + struct ipq4019_usb_phy { struct device *dev; struct phy *phy; diff --git a/drivers/phy/qualcomm/phy-qcom-ipq806x-sata.c b/drivers/phy/qualcomm/phy-qcom-ipq806x-sata.c index f5eb0bdac418..1a9d4dae6a33 100644 --- a/drivers/phy/qualcomm/phy-qcom-ipq806x-sata.c +++ b/drivers/phy/qualcomm/phy-qcom-ipq806x-sata.c @@ -13,7 +13,8 @@ #include #include #include -#include + +#include "phy-provider.h" struct qcom_ipq806x_sata_phy { void __iomem *mmio; diff --git a/drivers/phy/qualcomm/phy-qcom-ipq806x-usb.c b/drivers/phy/qualcomm/phy-qcom-ipq806x-usb.c index f22c0000479f..54144f0547f0 100644 --- a/drivers/phy/qualcomm/phy-qcom-ipq806x-usb.c +++ b/drivers/phy/qualcomm/phy-qcom-ipq806x-usb.c @@ -5,13 +5,14 @@ #include #include #include -#include #include #include #include #include #include +#include "../phy-provider.h" + /* USB QSCRATCH Hardware registers */ #define QSCRATCH_GENERAL_CFG (0x08) #define HSUSB_PHY_CTRL_REG (0x10) diff --git a/drivers/phy/qualcomm/phy-qcom-m31-eusb2.c b/drivers/phy/qualcomm/phy-qcom-m31-eusb2.c index 68f1ba8fec4a..9e3a911023cd 100644 --- a/drivers/phy/qualcomm/phy-qcom-m31-eusb2.c +++ b/drivers/phy/qualcomm/phy-qcom-m31-eusb2.c @@ -18,6 +18,8 @@ #include +#include "../phy-provider.h" + #define USB_PHY_UTMI_CTRL0 (0x3c) #define SLEEPM BIT(0) diff --git a/drivers/phy/qualcomm/phy-qcom-m31.c b/drivers/phy/qualcomm/phy-qcom-m31.c index 168ea980fda0..1a63a5807d37 100644 --- a/drivers/phy/qualcomm/phy-qcom-m31.c +++ b/drivers/phy/qualcomm/phy-qcom-m31.c @@ -10,11 +10,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define USB2PHY_PORT_UTMI_CTRL1 0x40 #define USB2PHY_PORT_UTMI_CTRL2 0x44 diff --git a/drivers/phy/qualcomm/phy-qcom-pcie2.c b/drivers/phy/qualcomm/phy-qcom-pcie2.c index 11a2bb958681..4c74d8e7722d 100644 --- a/drivers/phy/qualcomm/phy-qcom-pcie2.c +++ b/drivers/phy/qualcomm/phy-qcom-pcie2.c @@ -8,11 +8,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #include #define PCIE20_PARF_PHY_STTS 0x3c diff --git a/drivers/phy/qualcomm/phy-qcom-qmp-combo.c b/drivers/phy/qualcomm/phy-qcom-qmp-combo.c index b9ea7d058e93..04c54c229f08 100644 --- a/drivers/phy/qualcomm/phy-qcom-qmp-combo.c +++ b/drivers/phy/qualcomm/phy-qcom-qmp-combo.c @@ -14,7 +14,6 @@ #include #include #include -#include #include #include #include @@ -28,6 +27,8 @@ #include +#include "../phy-provider.h" + #include "phy-qcom-qmp-common.h" #include "phy-qcom-qmp.h" diff --git a/drivers/phy/qualcomm/phy-qcom-qmp-pcie-msm8996.c b/drivers/phy/qualcomm/phy-qcom-qmp-pcie-msm8996.c index a7c65cfe31df..df38d5b6d5be 100644 --- a/drivers/phy/qualcomm/phy-qcom-qmp-pcie-msm8996.c +++ b/drivers/phy/qualcomm/phy-qcom-qmp-pcie-msm8996.c @@ -13,12 +13,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #include "phy-qcom-qmp-common.h" #include "phy-qcom-qmp.h" diff --git a/drivers/phy/qualcomm/phy-qcom-qmp-pcie.c b/drivers/phy/qualcomm/phy-qcom-qmp-pcie.c index fed2fc9bb311..06680151360e 100644 --- a/drivers/phy/qualcomm/phy-qcom-qmp-pcie.c +++ b/drivers/phy/qualcomm/phy-qcom-qmp-pcie.c @@ -15,7 +15,6 @@ #include #include #include -#include #include #include #include @@ -24,6 +23,8 @@ #include +#include "../phy-provider.h" + #include "phy-qcom-qmp-common.h" #include "phy-qcom-qmp.h" diff --git a/drivers/phy/qualcomm/phy-qcom-qmp-ufs.c b/drivers/phy/qualcomm/phy-qcom-qmp-ufs.c index df138a5442eb..75cd5b10fdb2 100644 --- a/drivers/phy/qualcomm/phy-qcom-qmp-ufs.c +++ b/drivers/phy/qualcomm/phy-qcom-qmp-ufs.c @@ -13,7 +13,6 @@ #include #include #include -#include #include #include #include @@ -21,6 +20,8 @@ #include +#include "../phy-provider.h" + #include "phy-qcom-qmp-common.h" #include "phy-qcom-qmp.h" diff --git a/drivers/phy/qualcomm/phy-qcom-qmp-usb-legacy.c b/drivers/phy/qualcomm/phy-qcom-qmp-usb-legacy.c index 2bd5862c5ba8..a682b30db03e 100644 --- a/drivers/phy/qualcomm/phy-qcom-qmp-usb-legacy.c +++ b/drivers/phy/qualcomm/phy-qcom-qmp-usb-legacy.c @@ -14,13 +14,14 @@ #include #include #include -#include #include #include #include #include #include +#include "../phy-provider.h" + #include "phy-qcom-qmp.h" #include "phy-qcom-qmp-pcs-misc-v3.h" #include "phy-qcom-qmp-pcs-usb-v4.h" diff --git a/drivers/phy/qualcomm/phy-qcom-qmp-usb.c b/drivers/phy/qualcomm/phy-qcom-qmp-usb.c index d88b8a415e85..3db0a5282dbf 100644 --- a/drivers/phy/qualcomm/phy-qcom-qmp-usb.c +++ b/drivers/phy/qualcomm/phy-qcom-qmp-usb.c @@ -13,13 +13,14 @@ #include #include #include -#include #include #include #include #include #include +#include "../phy-provider.h" + #include "phy-qcom-qmp-common.h" #include "phy-qcom-qmp.h" diff --git a/drivers/phy/qualcomm/phy-qcom-qmp-usbc.c b/drivers/phy/qualcomm/phy-qcom-qmp-usbc.c index f62e1f6ecc07..b77007f8fee3 100644 --- a/drivers/phy/qualcomm/phy-qcom-qmp-usbc.c +++ b/drivers/phy/qualcomm/phy-qcom-qmp-usbc.c @@ -14,7 +14,6 @@ #include #include #include -#include #include #include #include @@ -25,6 +24,8 @@ #include #include +#include "../phy-provider.h" + #include "phy-qcom-qmp-common.h" #include "phy-qcom-qmp.h" diff --git a/drivers/phy/qualcomm/phy-qcom-qusb2.c b/drivers/phy/qualcomm/phy-qcom-qusb2.c index 191040f6d60f..e5516099b911 100644 --- a/drivers/phy/qualcomm/phy-qcom-qusb2.c +++ b/drivers/phy/qualcomm/phy-qcom-qusb2.c @@ -3,6 +3,7 @@ * Copyright (c) 2017, 2019, The Linux Foundation. All rights reserved. */ +#include #include #include #include @@ -12,7 +13,6 @@ #include #include #include -#include #include #include #include @@ -20,7 +20,7 @@ #include #include -#include +#include "../phy-provider.h" #define QUSB2PHY_PLL 0x0 #define QUSB2PHY_PLL_TEST 0x04 diff --git a/drivers/phy/qualcomm/phy-qcom-sgmii-eth.c b/drivers/phy/qualcomm/phy-qcom-sgmii-eth.c index 5b1c82459c12..4f8ffc6524ab 100644 --- a/drivers/phy/qualcomm/phy-qcom-sgmii-eth.c +++ b/drivers/phy/qualcomm/phy-qcom-sgmii-eth.c @@ -7,10 +7,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + #include "phy-qcom-qmp-pcs-sgmii.h" #include "phy-qcom-qmp-qserdes-com-v5.h" #include "phy-qcom-qmp-qserdes-txrx-v5.h" diff --git a/drivers/phy/qualcomm/phy-qcom-snps-femto-v2.c b/drivers/phy/qualcomm/phy-qcom-snps-femto-v2.c index 8915fa250e81..17a33e545008 100644 --- a/drivers/phy/qualcomm/phy-qcom-snps-femto-v2.c +++ b/drivers/phy/qualcomm/phy-qcom-snps-femto-v2.c @@ -10,7 +10,6 @@ #include #include #include -#include #include #include #include @@ -18,6 +17,8 @@ #include #include +#include "../phy-provider.h" + #define USB2_PHY_USB_PHY_UTMI_CTRL0 (0x3c) #define SLEEPM BIT(0) #define OPMODE_MASK GENMASK(4, 3) diff --git a/drivers/phy/qualcomm/phy-qcom-uniphy-pcie-28lp.c b/drivers/phy/qualcomm/phy-qcom-uniphy-pcie-28lp.c index 324c0a5d658e..13828d4f788e 100644 --- a/drivers/phy/qualcomm/phy-qcom-uniphy-pcie-28lp.c +++ b/drivers/phy/qualcomm/phy-qcom-uniphy-pcie-28lp.c @@ -12,12 +12,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #define RST_ASSERT_DELAY_MIN_US 100 #define RST_ASSERT_DELAY_MAX_US 150 #define PIPE_CLK_DELAY_MIN_US 5000 diff --git a/drivers/phy/qualcomm/phy-qcom-usb-hs-28nm.c b/drivers/phy/qualcomm/phy-qcom-usb-hs-28nm.c index a52a9bf13b75..ce317deaeacb 100644 --- a/drivers/phy/qualcomm/phy-qcom-usb-hs-28nm.c +++ b/drivers/phy/qualcomm/phy-qcom-usb-hs-28nm.c @@ -11,12 +11,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + /* PHY register and bit definitions */ #define PHY_CTRL_COMMON0 0x078 #define SIDDQ BIT(2) diff --git a/drivers/phy/qualcomm/phy-qcom-usb-hs.c b/drivers/phy/qualcomm/phy-qcom-usb-hs.c index 98a18987f1be..95581926023f 100644 --- a/drivers/phy/qualcomm/phy-qcom-usb-hs.c +++ b/drivers/phy/qualcomm/phy-qcom-usb-hs.c @@ -8,11 +8,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define ULPI_PWR_CLK_MNG_REG 0x88 # define ULPI_PWR_OTG_COMP_DISABLE BIT(0) diff --git a/drivers/phy/qualcomm/phy-qcom-usb-hsic.c b/drivers/phy/qualcomm/phy-qcom-usb-hsic.c index 20f6dd37c7c1..fe9315a2f207 100644 --- a/drivers/phy/qualcomm/phy-qcom-usb-hsic.c +++ b/drivers/phy/qualcomm/phy-qcom-usb-hsic.c @@ -5,12 +5,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #define ULPI_HSIC_CFG 0x30 #define ULPI_HSIC_IO_CAL 0x33 diff --git a/drivers/phy/qualcomm/phy-qcom-usb-ss.c b/drivers/phy/qualcomm/phy-qcom-usb-ss.c index a3a6d3ce7ea1..17ca14a0b34d 100644 --- a/drivers/phy/qualcomm/phy-qcom-usb-ss.c +++ b/drivers/phy/qualcomm/phy-qcom-usb-ss.c @@ -11,12 +11,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #define PHY_CTRL0 0x6C #define PHY_CTRL1 0x70 #define PHY_CTRL2 0x74 diff --git a/drivers/phy/ralink/phy-mt7621-pci.c b/drivers/phy/ralink/phy-mt7621-pci.c index a591ad95347c..4865a264136d 100644 --- a/drivers/phy/ralink/phy-mt7621-pci.c +++ b/drivers/phy/ralink/phy-mt7621-pci.c @@ -10,11 +10,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define RG_PE1_PIPE_REG 0x02c #define RG_PE1_PIPE_RST BIT(12) #define RG_PE1_PIPE_CMD_FRC BIT(4) diff --git a/drivers/phy/ralink/phy-ralink-usb.c b/drivers/phy/ralink/phy-ralink-usb.c index 0ff07e210769..cc61139ce157 100644 --- a/drivers/phy/ralink/phy-ralink-usb.c +++ b/drivers/phy/ralink/phy-ralink-usb.c @@ -14,11 +14,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define RT_SYSC_REG_SYSCFG1 0x014 #define RT_SYSC_REG_CLKCFG1 0x030 #define RT_SYSC_REG_USB_PHY_CFG 0x05c diff --git a/drivers/phy/realtek/phy-rtk-usb2.c b/drivers/phy/realtek/phy-rtk-usb2.c index 248550ef98ca..a0431f11972e 100644 --- a/drivers/phy/realtek/phy-rtk-usb2.c +++ b/drivers/phy/realtek/phy-rtk-usb2.c @@ -16,9 +16,10 @@ #include #include #include -#include #include +#include "../phy-provider.h" + /* GUSB2PHYACCn register */ #define PHY_NEW_REG_REQ BIT(25) #define PHY_VSTS_BUSY BIT(23) diff --git a/drivers/phy/realtek/phy-rtk-usb3.c b/drivers/phy/realtek/phy-rtk-usb3.c index cce453686db2..3f565c4d96be 100644 --- a/drivers/phy/realtek/phy-rtk-usb3.c +++ b/drivers/phy/realtek/phy-rtk-usb3.c @@ -16,9 +16,10 @@ #include #include #include -#include #include +#include "../phy-provider.h" + #define USB_MDIO_CTRL_PHY_BUSY BIT(7) #define USB_MDIO_CTRL_PHY_WRITE BIT(0) #define USB_MDIO_CTRL_PHY_ADDR_SHIFT 8 diff --git a/drivers/phy/renesas/phy-rcar-gen2.c b/drivers/phy/renesas/phy-rcar-gen2.c index 6c671254c625..ca5498986120 100644 --- a/drivers/phy/renesas/phy-rcar-gen2.c +++ b/drivers/phy/renesas/phy-rcar-gen2.c @@ -12,11 +12,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define USBHS_LPSTS 0x02 #define USBHS_UGCTRL 0x80 #define USBHS_UGCTRL2 0x84 diff --git a/drivers/phy/renesas/phy-rcar-gen3-pcie.c b/drivers/phy/renesas/phy-rcar-gen3-pcie.c index 3e2cf59ad480..747a1cd74639 100644 --- a/drivers/phy/renesas/phy-rcar-gen3-pcie.c +++ b/drivers/phy/renesas/phy-rcar-gen3-pcie.c @@ -9,11 +9,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define PHY_CTRL 0x4000 /* R8A77980 only */ /* PHY control register (PHY_CTRL) */ diff --git a/drivers/phy/renesas/phy-rcar-gen3-usb2.c b/drivers/phy/renesas/phy-rcar-gen3-usb2.c index cfc2a8d9028d..48ae5a507752 100644 --- a/drivers/phy/renesas/phy-rcar-gen3-usb2.c +++ b/drivers/phy/renesas/phy-rcar-gen3-usb2.c @@ -19,7 +19,6 @@ #include #include #include -#include #include #include #include @@ -29,6 +28,8 @@ #include #include +#include "../phy-provider.h" + /******* USB2.0 Host registers (original offset is +0x200) *******/ #define USB2_INT_ENABLE 0x000 #define USB2_AHB_BUS_CTR 0x008 diff --git a/drivers/phy/renesas/phy-rcar-gen3-usb3.c b/drivers/phy/renesas/phy-rcar-gen3-usb3.c index 0420f5b283ce..3511831e95d2 100644 --- a/drivers/phy/renesas/phy-rcar-gen3-usb3.c +++ b/drivers/phy/renesas/phy-rcar-gen3-usb3.c @@ -10,10 +10,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + #define USB30_CLKSET0 0x034 #define USB30_CLKSET1 0x036 #define USB30_SSC_SET 0x038 diff --git a/drivers/phy/renesas/phy-rzg3e-usb3.c b/drivers/phy/renesas/phy-rzg3e-usb3.c index 6b3453ea0004..1c9e2276bb73 100644 --- a/drivers/phy/renesas/phy-rzg3e-usb3.c +++ b/drivers/phy/renesas/phy-rzg3e-usb3.c @@ -11,11 +11,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define USB3_TEST_RESET 0x0000 #define USB3_TEST_UTMICTRL2 0x0b04 #define USB3_TEST_PRMCTRL5_R 0x0c10 diff --git a/drivers/phy/renesas/r8a779f0-ether-serdes.c b/drivers/phy/renesas/r8a779f0-ether-serdes.c index c34427ac4fdb..807af518aeda 100644 --- a/drivers/phy/renesas/r8a779f0-ether-serdes.c +++ b/drivers/phy/renesas/r8a779f0-ether-serdes.c @@ -10,11 +10,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define R8A779F0_ETH_SERDES_NUM 3 #define R8A779F0_ETH_SERDES_OFFSET 0x0400 #define R8A779F0_ETH_SERDES_BANK_SELECT 0x03fc diff --git a/drivers/phy/rockchip/phy-rockchip-dp.c b/drivers/phy/rockchip/phy-rockchip-dp.c index 592aa956eead..63e972969379 100644 --- a/drivers/phy/rockchip/phy-rockchip-dp.c +++ b/drivers/phy/rockchip/phy-rockchip-dp.c @@ -10,10 +10,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + #define GRF_SOC_CON12 0x0274 #define GRF_EDP_REF_CLK_SEL_INTER_HIWORD_MASK BIT(20) diff --git a/drivers/phy/rockchip/phy-rockchip-dphy-rx0.c b/drivers/phy/rockchip/phy-rockchip-dphy-rx0.c index e6a768bbb9b3..de7e00580e20 100644 --- a/drivers/phy/rockchip/phy-rockchip-dphy-rx0.c +++ b/drivers/phy/rockchip/phy-rockchip-dphy-rx0.c @@ -21,11 +21,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define RK3399_GRF_SOC_CON9 0x6224 #define RK3399_GRF_SOC_CON21 0x6254 #define RK3399_GRF_SOC_CON22 0x6258 diff --git a/drivers/phy/rockchip/phy-rockchip-emmc.c b/drivers/phy/rockchip/phy-rockchip-emmc.c index 5187983c58e5..fd292f063f48 100644 --- a/drivers/phy/rockchip/phy-rockchip-emmc.c +++ b/drivers/phy/rockchip/phy-rockchip-emmc.c @@ -13,10 +13,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + /* * The higher 16-bit of this register is used for write protection * only if BIT(x + 16) set to 1 the BIT(x) can be written. diff --git a/drivers/phy/rockchip/phy-rockchip-inno-csidphy.c b/drivers/phy/rockchip/phy-rockchip-inno-csidphy.c index c79fb53d8ee5..3b5d86b07564 100644 --- a/drivers/phy/rockchip/phy-rockchip-inno-csidphy.c +++ b/drivers/phy/rockchip/phy-rockchip-inno-csidphy.c @@ -13,13 +13,14 @@ #include #include #include -#include #include #include #include #include #include +#include "../phy-provider.h" + /* GRF */ #define RK1808_GRF_PD_VI_CON_OFFSET 0x0430 diff --git a/drivers/phy/rockchip/phy-rockchip-inno-dsidphy.c b/drivers/phy/rockchip/phy-rockchip-inno-dsidphy.c index 30d5e5ddff4a..5613b34958fe 100644 --- a/drivers/phy/rockchip/phy-rockchip-inno-dsidphy.c +++ b/drivers/phy/rockchip/phy-rockchip-inno-dsidphy.c @@ -15,13 +15,13 @@ #include #include #include +#include #include #include #include #include -#include -#include +#include "../phy-provider.h" #define UPDATE(x, h, l) (((x) << (l)) & GENMASK((h), (l))) diff --git a/drivers/phy/rockchip/phy-rockchip-inno-hdmi.c b/drivers/phy/rockchip/phy-rockchip-inno-hdmi.c index 1483907413fa..82b5e7434f83 100644 --- a/drivers/phy/rockchip/phy-rockchip-inno-hdmi.c +++ b/drivers/phy/rockchip/phy-rockchip-inno-hdmi.c @@ -20,6 +20,8 @@ #include #include +#include "../phy-provider.h" + #define UPDATE(x, h, l) (((x) << (l)) & GENMASK((h), (l))) /* REG: 0x00 */ diff --git a/drivers/phy/rockchip/phy-rockchip-inno-usb2.c b/drivers/phy/rockchip/phy-rockchip-inno-usb2.c index 8f4c08e599aa..f88e09f61994 100644 --- a/drivers/phy/rockchip/phy-rockchip-inno-usb2.c +++ b/drivers/phy/rockchip/phy-rockchip-inno-usb2.c @@ -18,7 +18,6 @@ #include #include #include -#include #include #include #include @@ -27,6 +26,8 @@ #include #include +#include "../phy-provider.h" + #define BIT_WRITEABLE_SHIFT 16 #define SCHEDULE_DELAY (60 * HZ) #define OTG_SCHEDULE_DELAY (2 * HZ) diff --git a/drivers/phy/rockchip/phy-rockchip-naneng-combphy.c b/drivers/phy/rockchip/phy-rockchip-naneng-combphy.c index b60d6bf3f33c..2deb2666acb1 100644 --- a/drivers/phy/rockchip/phy-rockchip-naneng-combphy.c +++ b/drivers/phy/rockchip/phy-rockchip-naneng-combphy.c @@ -9,12 +9,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #define BIT_WRITEABLE_SHIFT 16 #define REF_CLOCK_24MHz (24 * HZ_PER_MHZ) #define REF_CLOCK_25MHz (25 * HZ_PER_MHZ) diff --git a/drivers/phy/rockchip/phy-rockchip-pcie.c b/drivers/phy/rockchip/phy-rockchip-pcie.c index 126306c01454..604ff00653b0 100644 --- a/drivers/phy/rockchip/phy-rockchip-pcie.c +++ b/drivers/phy/rockchip/phy-rockchip-pcie.c @@ -13,12 +13,12 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" #define PHY_MAX_LANE_NUM 4 #define PHY_CFG_DATA_MASK GENMASK(10, 7) diff --git a/drivers/phy/rockchip/phy-rockchip-samsung-dcphy.c b/drivers/phy/rockchip/phy-rockchip-samsung-dcphy.c index 0f69060aa5d5..78a0446b81df 100644 --- a/drivers/phy/rockchip/phy-rockchip-samsung-dcphy.c +++ b/drivers/phy/rockchip/phy-rockchip-samsung-dcphy.c @@ -15,12 +15,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #define BIAS_CON0 0x0000 #define I_RES_CNTL_MASK GENMASK(6, 4) #define I_RES_CNTL(x) FIELD_PREP(I_RES_CNTL_MASK, x) diff --git a/drivers/phy/rockchip/phy-rockchip-samsung-hdptx.c b/drivers/phy/rockchip/phy-rockchip-samsung-hdptx.c index 2d973bc37f07..01801a4dc436 100644 --- a/drivers/phy/rockchip/phy-rockchip-samsung-hdptx.c +++ b/drivers/phy/rockchip/phy-rockchip-samsung-hdptx.c @@ -21,6 +21,8 @@ #include #include +#include "../phy-provider.h" + #define GRF_HDPTX_CON0 0x00 #define LC_REF_CLK_SEL BIT(11) #define HDPTX_I_PLL_EN BIT(7) diff --git a/drivers/phy/rockchip/phy-rockchip-snps-pcie3.c b/drivers/phy/rockchip/phy-rockchip-snps-pcie3.c index 4e8ffd173096..029566330aa0 100644 --- a/drivers/phy/rockchip/phy-rockchip-snps-pcie3.c +++ b/drivers/phy/rockchip/phy-rockchip-snps-pcie3.c @@ -14,11 +14,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + /* Register for RK3568 */ #define GRF_PCIE30PHY_CON1 0x4 #define GRF_PCIE30PHY_CON6 0x18 diff --git a/drivers/phy/rockchip/phy-rockchip-typec.c b/drivers/phy/rockchip/phy-rockchip-typec.c index 0a318ccf1bbf..4a9756ca4f68 100644 --- a/drivers/phy/rockchip/phy-rockchip-typec.c +++ b/drivers/phy/rockchip/phy-rockchip-typec.c @@ -43,6 +43,7 @@ #include #include #include +#include #include #include #include @@ -53,8 +54,7 @@ #include #include -#include -#include +#include "../phy-provider.h" #define CMN_SSM_BANDGAP (0x21 << 2) #define CMN_SSM_BIAS (0x22 << 2) diff --git a/drivers/phy/rockchip/phy-rockchip-usb.c b/drivers/phy/rockchip/phy-rockchip-usb.c index cef96739cf3f..0652f821332b 100644 --- a/drivers/phy/rockchip/phy-rockchip-usb.c +++ b/drivers/phy/rockchip/phy-rockchip-usb.c @@ -14,7 +14,6 @@ #include #include #include -#include #include #include #include @@ -23,6 +22,8 @@ #include #include +#include "../phy-provider.h" + static int enable_usb_uart; #define UOC_CON0 0x00 diff --git a/drivers/phy/rockchip/phy-rockchip-usbdp.c b/drivers/phy/rockchip/phy-rockchip-usbdp.c index fba35510d88c..cf2abf29512f 100644 --- a/drivers/phy/rockchip/phy-rockchip-usbdp.c +++ b/drivers/phy/rockchip/phy-rockchip-usbdp.c @@ -25,6 +25,8 @@ #include #include +#include "../phy-provider.h" + /* USBDP PHY Register Definitions */ #define UDPHY_PCS 0x4000 #define UDPHY_PMA 0x8000 diff --git a/drivers/phy/samsung/phy-exynos-dp-video.c b/drivers/phy/samsung/phy-exynos-dp-video.c index a636dee07585..00d0ed82a620 100644 --- a/drivers/phy/samsung/phy-exynos-dp-video.c +++ b/drivers/phy/samsung/phy-exynos-dp-video.c @@ -12,11 +12,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + struct exynos_dp_video_phy_drvdata { u32 phy_ctrl_offset; }; diff --git a/drivers/phy/samsung/phy-exynos-mipi-video.c b/drivers/phy/samsung/phy-exynos-mipi-video.c index be925508ed97..ce8a258a104e 100644 --- a/drivers/phy/samsung/phy-exynos-mipi-video.c +++ b/drivers/phy/samsung/phy-exynos-mipi-video.c @@ -11,13 +11,14 @@ #include #include #include -#include #include #include #include #include #include +#include "../phy-provider.h" + enum exynos_mipi_phy_id { EXYNOS_MIPI_PHY_ID_NONE = -1, EXYNOS_MIPI_PHY_ID_CSIS0, diff --git a/drivers/phy/samsung/phy-exynos-pcie.c b/drivers/phy/samsung/phy-exynos-pcie.c index 53c9230c2907..9dd3a4a90fa7 100644 --- a/drivers/phy/samsung/phy-exynos-pcie.c +++ b/drivers/phy/samsung/phy-exynos-pcie.c @@ -12,9 +12,10 @@ #include #include #include -#include #include +#include "../phy-provider.h" + #define PCIE_PHY_OFFSET(x) ((x) * 0x4) /* Sysreg FSYS register offsets and bits for Exynos5433 */ diff --git a/drivers/phy/samsung/phy-exynos4210-usb2.c b/drivers/phy/samsung/phy-exynos4210-usb2.c index 3898a7f58217..beb2f96bebbf 100644 --- a/drivers/phy/samsung/phy-exynos4210-usb2.c +++ b/drivers/phy/samsung/phy-exynos4210-usb2.c @@ -8,8 +8,9 @@ #include #include -#include #include + +#include "../phy-provider.h" #include "phy-samsung-usb2.h" /* Exynos USB PHY registers */ diff --git a/drivers/phy/samsung/phy-exynos4x12-usb2.c b/drivers/phy/samsung/phy-exynos4x12-usb2.c index b528a5d037fe..a402f80d0aab 100644 --- a/drivers/phy/samsung/phy-exynos4x12-usb2.c +++ b/drivers/phy/samsung/phy-exynos4x12-usb2.c @@ -8,8 +8,9 @@ #include #include -#include #include + +#include "../phy-provider.h" #include "phy-samsung-usb2.h" /* Exynos USB PHY registers */ diff --git a/drivers/phy/samsung/phy-exynos5-usbdrd.c b/drivers/phy/samsung/phy-exynos5-usbdrd.c index 5a181cb4597e..cb476d007e3f 100644 --- a/drivers/phy/samsung/phy-exynos5-usbdrd.c +++ b/drivers/phy/samsung/phy-exynos5-usbdrd.c @@ -26,6 +26,8 @@ #include #include +#include "../phy-provider.h" + /* Exynos USB PHY registers */ #define EXYNOS5_FSEL_9MHZ6 0x0 #define EXYNOS5_FSEL_10MHZ 0x1 diff --git a/drivers/phy/samsung/phy-exynos5250-sata.c b/drivers/phy/samsung/phy-exynos5250-sata.c index 595adba5fb8f..0f85ae0a5901 100644 --- a/drivers/phy/samsung/phy-exynos5250-sata.c +++ b/drivers/phy/samsung/phy-exynos5250-sata.c @@ -15,12 +15,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #define SATAPHY_CONTROL_OFFSET 0x0724 #define EXYNOS5_SATAPHY_PMU_ENABLE BIT(0) #define EXYNOS5_SATA_RESET 0x4 diff --git a/drivers/phy/samsung/phy-exynos5250-usb2.c b/drivers/phy/samsung/phy-exynos5250-usb2.c index 21b06072f866..04815633f290 100644 --- a/drivers/phy/samsung/phy-exynos5250-usb2.c +++ b/drivers/phy/samsung/phy-exynos5250-usb2.c @@ -8,8 +8,9 @@ #include #include -#include #include + +#include "../phy-provider.h" #include "phy-samsung-usb2.h" /* Exynos USB PHY registers */ diff --git a/drivers/phy/samsung/phy-s5pv210-usb2.c b/drivers/phy/samsung/phy-s5pv210-usb2.c index 32be62e49804..4d72559d29a9 100644 --- a/drivers/phy/samsung/phy-s5pv210-usb2.c +++ b/drivers/phy/samsung/phy-s5pv210-usb2.c @@ -8,7 +8,8 @@ #include #include -#include + +#include "../phy-provider.h" #include "phy-samsung-usb2.h" /* Exynos USB PHY registers */ diff --git a/drivers/phy/samsung/phy-samsung-ufs.c b/drivers/phy/samsung/phy-samsung-ufs.c index ee665f26c236..b55a726cd44e 100644 --- a/drivers/phy/samsung/phy-samsung-ufs.c +++ b/drivers/phy/samsung/phy-samsung-ufs.c @@ -15,10 +15,10 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" #include "phy-samsung-ufs.h" #define for_each_phy_lane(phy, i) \ diff --git a/drivers/phy/samsung/phy-samsung-ufs.h b/drivers/phy/samsung/phy-samsung-ufs.h index f2c2e744e5ba..90f4d4cef631 100644 --- a/drivers/phy/samsung/phy-samsung-ufs.h +++ b/drivers/phy/samsung/phy-samsung-ufs.h @@ -10,9 +10,10 @@ #ifndef _PHY_SAMSUNG_UFS_ #define _PHY_SAMSUNG_UFS_ -#include #include +#include "../phy-provider.h" + #define PHY_COMN_BLK 1 #define PHY_TRSV_BLK 2 #define END_UFS_PHY_CFG { 0 } diff --git a/drivers/phy/samsung/phy-samsung-usb2.c b/drivers/phy/samsung/phy-samsung-usb2.c index d2749b67cf8f..362dd4ae3cab 100644 --- a/drivers/phy/samsung/phy-samsung-usb2.c +++ b/drivers/phy/samsung/phy-samsung-usb2.c @@ -13,6 +13,8 @@ #include #include #include + +#include "../phy-provider.h" #include "phy-samsung-usb2.h" static int samsung_usb2_phy_power_on(struct phy *phy) diff --git a/drivers/phy/samsung/phy-samsung-usb2.h b/drivers/phy/samsung/phy-samsung-usb2.h index ebaf43bfc5a2..515c7938fccd 100644 --- a/drivers/phy/samsung/phy-samsung-usb2.h +++ b/drivers/phy/samsung/phy-samsung-usb2.h @@ -10,12 +10,13 @@ #define _PHY_EXYNOS_USB2_H #include -#include #include #include #include #include +#include "../phy-provider.h" + #define KHZ 1000 #define MHZ (KHZ * KHZ) diff --git a/drivers/phy/socionext/phy-uniphier-ahci.c b/drivers/phy/socionext/phy-uniphier-ahci.c index 28cf3efe0695..6b3ce56c7f0c 100644 --- a/drivers/phy/socionext/phy-uniphier-ahci.c +++ b/drivers/phy/socionext/phy-uniphier-ahci.c @@ -12,10 +12,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + struct uniphier_ahciphy_priv { struct device *dev; void __iomem *base; diff --git a/drivers/phy/socionext/phy-uniphier-pcie.c b/drivers/phy/socionext/phy-uniphier-pcie.c index c19173492b79..00f6cdf846f1 100644 --- a/drivers/phy/socionext/phy-uniphier-pcie.c +++ b/drivers/phy/socionext/phy-uniphier-pcie.c @@ -12,12 +12,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + /* PHY */ #define PCL_PHY_CLKCTRL 0x0000 #define PORT_SEL_MASK GENMASK(11, 9) diff --git a/drivers/phy/socionext/phy-uniphier-usb2.c b/drivers/phy/socionext/phy-uniphier-usb2.c index c49d432e526b..6ee566478be0 100644 --- a/drivers/phy/socionext/phy-uniphier-usb2.c +++ b/drivers/phy/socionext/phy-uniphier-usb2.c @@ -10,11 +10,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define SG_USBPHY1CTRL 0x500 #define SG_USBPHY1CTRL2 0x504 #define SG_USBPHY2CTRL 0x508 diff --git a/drivers/phy/socionext/phy-uniphier-usb3hs.c b/drivers/phy/socionext/phy-uniphier-usb3hs.c index 8c8673df0084..a08db863223f 100644 --- a/drivers/phy/socionext/phy-uniphier-usb3hs.c +++ b/drivers/phy/socionext/phy-uniphier-usb3hs.c @@ -17,12 +17,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #define HSPHY_CFG0 0x0 #define HSPHY_CFG0_HS_I_MASK GENMASK(31, 28) #define HSPHY_CFG0_HSDISC_MASK GENMASK(27, 26) diff --git a/drivers/phy/socionext/phy-uniphier-usb3ss.c b/drivers/phy/socionext/phy-uniphier-usb3ss.c index f402ed8732fd..8829305e9d4c 100644 --- a/drivers/phy/socionext/phy-uniphier-usb3ss.c +++ b/drivers/phy/socionext/phy-uniphier-usb3ss.c @@ -16,11 +16,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define SSPHY_TESTI 0x0 #define TESTI_DAT_MASK GENMASK(13, 6) #define TESTI_ADR_MASK GENMASK(5, 1) diff --git a/drivers/phy/sophgo/phy-cv1800-usb2.c b/drivers/phy/sophgo/phy-cv1800-usb2.c index 6fe846534e9c..1fd7bba498ad 100644 --- a/drivers/phy/sophgo/phy-cv1800-usb2.c +++ b/drivers/phy/sophgo/phy-cv1800-usb2.c @@ -12,10 +12,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + #define REG_USB_PHY_CTRL 0x048 #define PHY_VBUS_POWER_EN BIT(0) diff --git a/drivers/phy/spacemit/phy-k1-pcie.c b/drivers/phy/spacemit/phy-k1-pcie.c index 75477bea7f70..6f8f2f39f7f8 100644 --- a/drivers/phy/spacemit/phy-k1-pcie.c +++ b/drivers/phy/spacemit/phy-k1-pcie.c @@ -5,6 +5,7 @@ * Copyright (C) 2025 by RISCstar Solutions Corporation. All rights reserved. */ +#include #include #include #include @@ -12,12 +13,11 @@ #include #include #include -#include #include #include #include -#include +#include "../phy-provider.h" /* * Three PCIe ports are supported in the SpacemiT K1 SoC, and this driver diff --git a/drivers/phy/spacemit/phy-k1-usb2.c b/drivers/phy/spacemit/phy-k1-usb2.c index 14a02f554810..f482b6c9b6d4 100644 --- a/drivers/phy/spacemit/phy-k1-usb2.c +++ b/drivers/phy/spacemit/phy-k1-usb2.c @@ -9,11 +9,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define PHY_RST_MODE_CTRL 0x04 #define PHY_PLL_RDY BIT(0) #define PHY_CLK_CDR_EN BIT(1) diff --git a/drivers/phy/st/phy-miphy28lp.c b/drivers/phy/st/phy-miphy28lp.c index 43cef89af55e..e9792deb629a 100644 --- a/drivers/phy/st/phy-miphy28lp.c +++ b/drivers/phy/st/phy-miphy28lp.c @@ -7,6 +7,7 @@ * Author: Alexandre Torgue */ +#include #include #include #include @@ -16,13 +17,12 @@ #include #include #include -#include #include #include #include #include -#include +#include "../phy-provider.h" /* MiPHY registers */ #define MIPHY_CONF_RESET 0x00 diff --git a/drivers/phy/st/phy-spear1310-miphy.c b/drivers/phy/st/phy-spear1310-miphy.c index c661ab63505f..86acc2412c46 100644 --- a/drivers/phy/st/phy-spear1310-miphy.c +++ b/drivers/phy/st/phy-spear1310-miphy.c @@ -14,10 +14,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + /* SPEAr1310 Registers */ #define SPEAR1310_PCIE_SATA_CFG 0x3A4 #define SPEAR1310_PCIE_SATA2_SEL_PCIE (0 << 31) diff --git a/drivers/phy/st/phy-spear1340-miphy.c b/drivers/phy/st/phy-spear1340-miphy.c index 85a60d64ebb7..4dbd3158c060 100644 --- a/drivers/phy/st/phy-spear1340-miphy.c +++ b/drivers/phy/st/phy-spear1340-miphy.c @@ -14,10 +14,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + /* SPEAr1340 Registers */ /* Power Management Registers */ #define SPEAR1340_PCM_CFG 0x100 diff --git a/drivers/phy/st/phy-stih407-usb.c b/drivers/phy/st/phy-stih407-usb.c index 7a3e4584895c..497f9aa4139d 100644 --- a/drivers/phy/st/phy-stih407-usb.c +++ b/drivers/phy/st/phy-stih407-usb.c @@ -16,7 +16,8 @@ #include #include #include -#include + +#include "../phy-provider.h" #define PHYPARAM_REG 0 #define PHYCTRL_REG 1 diff --git a/drivers/phy/st/phy-stm32-combophy.c b/drivers/phy/st/phy-stm32-combophy.c index 607b4d607eb5..8757b1993e90 100644 --- a/drivers/phy/st/phy-stm32-combophy.c +++ b/drivers/phy/st/phy-stm32-combophy.c @@ -10,12 +10,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #define SYSCFG_COMBOPHY_CR1 0x4c00 #define SYSCFG_COMBOPHY_CR2 0x4c04 #define SYSCFG_COMBOPHY_CR4 0x4c0c diff --git a/drivers/phy/st/phy-stm32-usbphyc.c b/drivers/phy/st/phy-stm32-usbphyc.c index b44afbff8616..647fbbe5c734 100644 --- a/drivers/phy/st/phy-stm32-usbphyc.c +++ b/drivers/phy/st/phy-stm32-usbphyc.c @@ -18,6 +18,8 @@ #include #include +#include "../phy-provider.h" + #define STM32_USBPHYC_PLL 0x0 #define STM32_USBPHYC_MISC 0x8 #define STM32_USBPHYC_MONITOR(X) (0x108 + ((X) * 0x100)) diff --git a/drivers/phy/starfive/phy-jh7110-dphy-rx.c b/drivers/phy/starfive/phy-jh7110-dphy-rx.c index 0b039e1f71c5..099a1ebf6194 100644 --- a/drivers/phy/starfive/phy-jh7110-dphy-rx.c +++ b/drivers/phy/starfive/phy-jh7110-dphy-rx.c @@ -13,11 +13,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define STF_DPHY_APBCFGSAIF_SYSCFG(x) (x) #define STF_DPHY_ENABLE_CLK BIT(6) diff --git a/drivers/phy/starfive/phy-jh7110-dphy-tx.c b/drivers/phy/starfive/phy-jh7110-dphy-tx.c index c64d1c91b130..a5faf06b6d14 100644 --- a/drivers/phy/starfive/phy-jh7110-dphy-tx.c +++ b/drivers/phy/starfive/phy-jh7110-dphy-tx.c @@ -15,12 +15,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #define STF_DPHY_APBIFSAIF_SYSCFG(x) (x) #define STF_DPHY_AON_POWER_READY_N_ACTIVE 0 diff --git a/drivers/phy/starfive/phy-jh7110-pcie.c b/drivers/phy/starfive/phy-jh7110-pcie.c index 734c8e007727..d68d396ac3cc 100644 --- a/drivers/phy/starfive/phy-jh7110-pcie.c +++ b/drivers/phy/starfive/phy-jh7110-pcie.c @@ -12,10 +12,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + #define PCIE_KVCO_LEVEL_OFF 0x28 #define PCIE_USB3_PHY_PLL_CTL_OFF 0x7c #define PCIE_KVCO_TUNE_SIGNAL_OFF 0x80 diff --git a/drivers/phy/starfive/phy-jh7110-usb.c b/drivers/phy/starfive/phy-jh7110-usb.c index b505d89860b4..5762586e5c7d 100644 --- a/drivers/phy/starfive/phy-jh7110-usb.c +++ b/drivers/phy/starfive/phy-jh7110-usb.c @@ -12,11 +12,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define USB_125M_CLK_RATE 125000000 #define USB_CLK_MODE_OFF 0x0 #define USB_CLK_MODE_RX_NORMAL_PWR BIT(1) diff --git a/drivers/phy/sunplus/phy-sunplus-usb2.c b/drivers/phy/sunplus/phy-sunplus-usb2.c index 637a5fbae6d9..2ddbc37d09ee 100644 --- a/drivers/phy/sunplus/phy-sunplus-usb2.c +++ b/drivers/phy/sunplus/phy-sunplus-usb2.c @@ -17,10 +17,11 @@ #include #include #include -#include #include #include +#include "../phy-provider.h" + #define HIGH_MASK_BITS GENMASK(31, 16) #define LOW_MASK_BITS GENMASK(15, 0) #define OTP_DISC_LEVEL_DEFAULT 0xd diff --git a/drivers/phy/tegra/phy-tegra194-p2u.c b/drivers/phy/tegra/phy-tegra194-p2u.c index f49b417c9eb6..467b6b97e53d 100644 --- a/drivers/phy/tegra/phy-tegra194-p2u.c +++ b/drivers/phy/tegra/phy-tegra194-p2u.c @@ -11,9 +11,10 @@ #include #include #include -#include #include +#include "../phy-provider.h" + #define P2U_CONTROL_CMN 0x74 #define P2U_CONTROL_CMN_ENABLE_L2_EXIT_RATE_CHANGE BIT(13) #define P2U_CONTROL_CMN_SKP_SIZE_PROTECTION_EN BIT(20) diff --git a/drivers/phy/tegra/xusb-tegra124.c b/drivers/phy/tegra/xusb-tegra124.c index 70b6213370a8..21686c6fb2d7 100644 --- a/drivers/phy/tegra/xusb-tegra124.c +++ b/drivers/phy/tegra/xusb-tegra124.c @@ -8,7 +8,6 @@ #include #include #include -#include #include #include #include @@ -16,6 +15,7 @@ #include +#include "../phy-provider.h" #include "xusb.h" #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(x) ((x) ? 15 : 0) diff --git a/drivers/phy/tegra/xusb-tegra186.c b/drivers/phy/tegra/xusb-tegra186.c index 1ddf11265974..e017cb1ff484 100644 --- a/drivers/phy/tegra/xusb-tegra186.c +++ b/drivers/phy/tegra/xusb-tegra186.c @@ -7,7 +7,6 @@ #include #include #include -#include #include #include #include @@ -15,6 +14,7 @@ #include +#include "../phy-provider.h" #include "xusb.h" /* FUSE USB_CALIB registers */ diff --git a/drivers/phy/tegra/xusb-tegra210.c b/drivers/phy/tegra/xusb-tegra210.c index 1abc5913ec49..006aba47b93d 100644 --- a/drivers/phy/tegra/xusb-tegra210.c +++ b/drivers/phy/tegra/xusb-tegra210.c @@ -12,7 +12,6 @@ #include #include #include -#include #include #include #include @@ -21,6 +20,7 @@ #include +#include "../phy-provider.h" #include "xusb.h" #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(x) \ diff --git a/drivers/phy/tegra/xusb.c b/drivers/phy/tegra/xusb.c index 9d74c0ecc31b..07a2f5a4dbee 100644 --- a/drivers/phy/tegra/xusb.c +++ b/drivers/phy/tegra/xusb.c @@ -9,7 +9,6 @@ #include #include #include -#include #include #include #include @@ -19,6 +18,7 @@ #include +#include "../phy-provider.h" #include "xusb.h" static struct phy *tegra_xusb_pad_of_xlate(struct device *dev, diff --git a/drivers/phy/ti/phy-am654-serdes.c b/drivers/phy/ti/phy-am654-serdes.c index 5b6c27aa7e8b..8990b715525e 100644 --- a/drivers/phy/ti/phy-am654-serdes.c +++ b/drivers/phy/ti/phy-am654-serdes.c @@ -15,11 +15,12 @@ #include #include #include -#include #include #include #include +#include "../phy-provider.h" + #define CMU_R004 0x4 #define CMU_R060 0x60 #define CMU_R07C 0x7c diff --git a/drivers/phy/ti/phy-da8xx-usb.c b/drivers/phy/ti/phy-da8xx-usb.c index 62fa6f89c0e6..261b65abd38b 100644 --- a/drivers/phy/ti/phy-da8xx-usb.c +++ b/drivers/phy/ti/phy-da8xx-usb.c @@ -11,12 +11,13 @@ #include #include #include -#include #include #include #include #include +#include "../phy-provider.h" + #define PHY_INIT_BITS (CFGCHIP2_SESENDEN | CFGCHIP2_VBDTCTEN) struct da8xx_usb_phy { diff --git a/drivers/phy/ti/phy-dm816x-usb.c b/drivers/phy/ti/phy-dm816x-usb.c index d274831b731c..515ef7812bde 100644 --- a/drivers/phy/ti/phy-dm816x-usb.c +++ b/drivers/phy/ti/phy-dm816x-usb.c @@ -12,10 +12,11 @@ #include #include #include -#include #include +#include "../phy-provider.h" + /* * TRM has two sets of USB_CTRL registers.. The correct register bits * are in TRM section 24.9.8.2 USB_CTRL Register. The TRM documents the diff --git a/drivers/phy/ti/phy-gmii-sel.c b/drivers/phy/ti/phy-gmii-sel.c index 6213c2b6005a..ce7dc692d7be 100644 --- a/drivers/phy/ti/phy-gmii-sel.c +++ b/drivers/phy/ti/phy-gmii-sel.c @@ -14,9 +14,10 @@ #include #include #include -#include #include +#include "../phy-provider.h" + /* AM33xx SoC specific definitions for the CONTROL port */ #define AM33XX_GMII_SEL_MODE_MII 0 #define AM33XX_GMII_SEL_MODE_RMII 1 diff --git a/drivers/phy/ti/phy-omap-usb2.c b/drivers/phy/ti/phy-omap-usb2.c index 1eb252604441..318f51d09c28 100644 --- a/drivers/phy/ti/phy-omap-usb2.c +++ b/drivers/phy/ti/phy-omap-usb2.c @@ -16,7 +16,6 @@ #include #include #include -#include #include #include #include @@ -25,6 +24,8 @@ #include #include +#include "../phy-provider.h" + #define USB2PHY_ANA_CONFIG1 0x4c #define USB2PHY_DISCON_BYP_LATCH BIT(31) diff --git a/drivers/phy/ti/phy-ti-pipe3.c b/drivers/phy/ti/phy-ti-pipe3.c index b5543b5c674c..d63c8e872d5b 100644 --- a/drivers/phy/ti/phy-ti-pipe3.c +++ b/drivers/phy/ti/phy-ti-pipe3.c @@ -10,7 +10,6 @@ #include #include #include -#include #include #include #include @@ -22,6 +21,8 @@ #include #include +#include "../phy-provider.h" + #define PLL_STATUS 0x00000004 #define PLL_GO 0x00000008 #define PLL_CONFIGURATION1 0x0000000C diff --git a/drivers/phy/ti/phy-twl4030-usb.c b/drivers/phy/ti/phy-twl4030-usb.c index a26aec3ab29e..67c9883691fc 100644 --- a/drivers/phy/ti/phy-twl4030-usb.c +++ b/drivers/phy/ti/phy-twl4030-usb.c @@ -20,7 +20,6 @@ #include #include #include -#include #include #include #include @@ -29,6 +28,8 @@ #include #include +#include "../phy-provider.h" + /* Register defines */ #define MCPC_CTRL 0x30 diff --git a/drivers/phy/xilinx/phy-zynqmp.c b/drivers/phy/xilinx/phy-zynqmp.c index fe6b4925d166..db40594622da 100644 --- a/drivers/phy/xilinx/phy-zynqmp.c +++ b/drivers/phy/xilinx/phy-zynqmp.c @@ -12,6 +12,7 @@ * PCIe should also work but that is experimental as of now. */ +#include #include #include #include @@ -19,12 +20,11 @@ #include #include #include -#include #include #include #include -#include +#include "../phy-provider.h" /* * Lane Registers diff --git a/include/linux/phy/phy-sun4i-usb.h b/include/linux/phy/phy-sun4i-usb.h index f3e7b13608e4..66612be0dac5 100644 --- a/include/linux/phy/phy-sun4i-usb.h +++ b/include/linux/phy/phy-sun4i-usb.h @@ -6,7 +6,7 @@ #ifndef PHY_SUN4I_USB_H_ #define PHY_SUN4I_USB_H_ -#include "phy.h" +struct phy; /** * sun4i_usb_phy_set_squelch_detect() - Enable/disable squelch detect diff --git a/include/linux/phy/ulpi_phy.h b/include/linux/phy/ulpi_phy.h index 7054b440347c..0f9e8430d398 100644 --- a/include/linux/phy/ulpi_phy.h +++ b/include/linux/phy/ulpi_phy.h @@ -1,5 +1,5 @@ /* SPDX-License-Identifier: GPL-2.0 */ -#include +#include "../../drivers/phy/phy-provider.h" /** * Helper that registers PHY for a ULPI device and adds a lookup for binding it -- 2.43.0